# [삼성전자]DS부문 S.LSI사업부 박사졸업자(졸업예정자) 채용공고 # ■ 회사소개』 삼성전자 DS부문 System LSI사업부는 Mobile Digital Life를 가능하게 하는 Mobile AP, CIS, Smart, card, DDI 등에서 세계 1위를 달성하고 있는 명실상부한 국내 최대의 로직 반도체 업체입니다. . System LSI사업부과 함께 진정한 글로벌 리더로 도약을 하고자 하는 우수 인재를 아래와 같이 모집. 합니다. # ■ 지원기간, 2012년 11월 8일(목) ~ 2012년 11월 18일(일) 22:00 限, # □ 모집부문 및 주요업무, | 구 분 | 분야 | 직 무 (주요업무) | |-------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Circuit<br>Design | АР | <ul> <li>SOC Architecture design</li> <li>ARM(AMBA) based SOC Integration</li> <li>IP verification</li> <li>Physical design(DFT, Synthesis, STA)</li> <li>CPU/GPU Implementation, Design Methodology</li> </ul> | | | Wireless Connectivity<br>(SOC/IP/RF) | <ul> <li>Chip architecture design</li> <li>Logic design in RTL and simulation</li> <li>Low power design implementation</li> <li>Physical layer design for WLAN/Bluetooth</li> <li>Communication Link layer design: WLAN MAC HW/FW, BT</li> <li>Frequency synthesizer design: PLL/VCO/LO generator</li> </ul> | | | CIS<br>(CMOS Image Sensor) | - Analog & Digital IC design - Pixel design - ISP development, CIS Evaluation | | | PMIC<br>(Power Management IC) | <ul> <li>PMIC Design(AP, Modem, battery chargers, battery management,</li> <li>a haptic motor driver IC, display applications)</li> <li>Audio Amplifier and Codec Design</li> </ul> | | | DDI<br>(Display Driver IC) | - Display Driver IC design for TFT-LCD / AMOLED - Verilog HDL Design for T-CON, High Speed Interface (MIPI/eDP) - High Speed/Low Power Design for Logic, Analog, Memory, IO Design - Touch controller SOC/Analog Sensing IC design | | | Smart Card/MCU | <ul> <li>Analog &amp; Digital IC design</li> <li>Crypto, Secure driver, Secure OS(S/W)</li> <li>NFC(Near Field Communication), eSE(embedded Secure Element),<br/>TPM(Trusted Platform Module)</li> </ul> | | Infra<br>Design | Design Tech. | <ul> <li>Design Enabling(PDK, Modeling, Library IP, TCAD, etc)</li> <li>Physical design methodology / DFM, DFT</li> <li>Power &amp; Signal integrity design methodology development</li> <li>Low power, Timing Analysis design methodology development</li> </ul> | | | Mixed Signal Core<br>/<br>IP Development | <ul> <li>Mobile Analog(Termal/Power management IP)</li> <li>Data converter(ADC, DAC) design</li> <li>Clock Generator(PLL, DLL), Audio Codec design</li> <li>Signal Process IP</li> <li>Security IP</li> <li>HSI PHY / LINK</li> <li>Vedio Codec, ISP&amp;Image Subsytem, 2/3D Graphics</li> <li>Memory Subsystem, system interconnect</li> <li>IP Verification, RTL/FPGA Verification</li> </ul> | |-----------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S/W | SOC<br>(AP, Server. W/C) | <ul> <li>System S/W(Kernel &amp; Device Driver, Firmware)</li> <li>Middleware S/W(Multimedia Middleware, 2D/3D Graphics, HAL)</li> <li>S/W Engineering(S/W development process improvement)</li> <li>S/W Quality Engineering(S/W Quality Assurance, Integration &amp; system Test)</li> </ul> | | | Advanced Logic Process Development & Integration | <ul> <li>SiO2/SiON Gate Dielectrics</li> <li>High-K/Metal Gate</li> <li>Etch/Thin Film/Lithography(including OPC/RET)</li> <li>Silicide</li> <li>Ultra Shallow Junction (including RTA &amp; LSA)</li> <li>Cu/Ultra Low-K</li> <li>FEOL/BEOL Process Integration</li> </ul> | | Process Development | Device & Reliability<br>Engineering | <ul> <li>Device &amp; Reliability Engineering</li> <li>Device Physics and Optimization</li> <li>SRAM Development</li> <li>Device Reliability (including BEOL reliability)</li> <li>Strain / SPICE Modeling &amp; Simulation</li> </ul> | | | 기 타 | <ul> <li>Defect &amp; Yield Engineering</li> <li>CMOS Image Sensor Development, Integration,</li> <li>Device &amp; Analysis</li> <li>Power Device Process Development, Integration,</li> <li>Device &amp; Analysis</li> </ul> | | Process<br>Technology | Yeild Improvement | <ul> <li>Yield improvement &amp; qualification of new process technology for production</li> <li>Electrical data distribution improvement &amp; ensure sufficient margin to prevent scraps</li> <li>Identifying line excursion &amp; root cause analysis with corrective and preventive action implemented</li> </ul> | | | Defect analysis | <ul> <li>Defect Inspection Tool Recipe Setup</li> <li>Defect Monitoring System &amp; Control t</li> <li>Defect Analysis &amp; Reduction</li> <li>Surface &amp; Organic Chemistry specialist(Pollution Analysis, Clean)</li> <li>Advanced Data Engineering/Data mining, etc(Industrial engineering, Stastics major)</li> </ul> | | | Failure analysis | - SRAM & Logic Test - Device level analysis - Physical Failure Analysis Tool(TEM/SEM/FIB etc.) | | Quality & | Quality & Reliability | <ul> <li>Process &amp; Product Reliability Test and Qualification</li> <li>Manufacturing Quality Methodology (SPC, SBL, FMEA, etc. set-up, execution &amp; improve, MPQR check)</li> </ul> | ### □ 지원자격(공통사항) - 박사 이상 학위 소지자로 관련부문 경력자(경력기간 무관) 및 졸업예정자('13.2月) - 군필 및 면제자, 해외 여행에 결격사유가 없는 자(전문연구요원 전직 가능) ### ■ 지원방법 - www.samsungcareers.com - 경력채용 - [삼성전자]DS부문 S.LSI사업부 박사졸업자(졸업예정자) 채용공고 - 화면아래 "지원" 버튼 클릭 후 지원서 작성 - 새로운 이력서 작성 \*\* 본인이력 소개를 포함한 세부이력서 필히 첨부(첨부양식만 사용할 것) ### ■ 전형절차 지원서작성 » 지원서검토 » 면접전형 » 채용건진 » 최종합격 ### ▮기타 - 각종 증빙서류(어학, 학위, 경력관련 증명서) 제출은 별도안내 예정이며, 제출서류 중 허위기재 사실이 있는 경우에는 채용이 취소될 수 있습니다. - 입사지원서 작성 時 전/현직 직장 및 회사의 영업, 연구비밀 등을 침해하지 않도록 유의 바랍니다. - 문의처 : 삼성전자 S.LSI사업부 김성모 사원(smyo.kim@samsung.com)